## TG 3 forthcoming activities

C. Cattadori on behalf of TG3

# Status of FE circuits

(nothing changed since Nov 2007)

|                                                                                                                | T [ns]<br>Range[MeV]                          | ENC rms<br>[e-]                                           | R with<br>crystal<br>[keV]                     | Output                  |
|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------|------------------------------------------------|-------------------------|
| F-CSA104<br>Fully integrated                                                                                   | 20 ns<br>0-11 MeV                             | 270 @ LN (20 μs)<br>310 @ 20 C                            | 5.4                                            | Diff.                   |
| PZ -0 (holes readout)<br>AMS HV 0.8 mm CZX<br>FE FET not integrated<br>Rf, Cf not integrated                   | 15 ns<br>0-6 MeV                              | 110 @ LN (10 μs)                                          | No test<br>availab<br>le                       | Singl.<br>Ended         |
| PZ-1 (e-,h+ readout)<br>AMS HV 0.8 mm CZX<br>FE FET integrated<br>Rf not integrated<br>Active reset            | 12 ns<br>0-6 MeV                              | 160 @LN (12 μs)<br>150 @LN (DPLMS)                        | No test<br>availab<br>le                       | Diff<br>Singl.<br>ended |
| CSA77                                                                                                          | 100 ns                                        | 100 @ LAr (3 μs)                                          | 3.6                                            | Singl.                  |
| IPA4 (e <sup>-</sup> ,h <sup>+</sup> )<br>Monolithic JFET<br>Rf,Cf and polarizing<br>components not integrated | 40 ns<br>0- 5 MeV<br>C. Cattador<br>Cracow 18 | 100 @ LN (6 μS)<br>i, GERDA meeting,<br>-20 February 2008 | <b>3.9</b><br><b>keV</b><br>Crystal<br>high LC | end                     |

## How do they look like





F-CSA104



PZ-0





adori, GERDA meetipg7-1 Cracow 18-20 February 2008

## **Discrete components**

CSA77: Test with SUB @ MPIK. See D. Budjas talk

### Monolithic JFET with external polarizing components

IPA4: Test with Gerdella @ LNGS (5 keV res. Noise dominated, see A. D'Andragora talk)

Tested with Prototype crystal at GDL in 2006 (4 keV res.)

## ASIC

PZ.0 waiting to be tested in 1-fold PCB

- PZ.0 already produced in 3-fold chips (november 2007, chips already delivered, need to be bonded and tested)
- F-CSA104: R&D and test program for moment in standby.

# TDB: 1<sup>st</sup> priority

- Test CSAs candidates (giving priority to ASIC) with detectors in single and 3-fold configuration.
  - PZ.0 optimized for holes readout  $\rightarrow$  Test in 2<sup>nd</sup> week March 2008
  - PZ.1 e<sup>-</sup> and h<sup>+</sup> readout
  - IPA4
  - CSA77 " "

This experimental program is stopped since 1 year.

Cause: Crystal not available.

Now available

SUB at MPIK (see D. Budjas talk) (more optimized)

Gerdella at LNGS (see A. D'Andragora talk) (under optimization)

## Test of HV and LV modules, Pulser (already purchased)

- Chosen: CAEN NG471. Under test at Gerdella
- LV: Custom made (INFN-PD Design): Under test at GERDELLA.
- HP Pulser: 5ns leading edge, for full analog line transfer function study purposes.
- MFA insulated RG178 (1.9 mm diam) HV coaxial cable (1000 m will be deliverd 28 february).

## **Forthcoming activities**

Study of R and S/N vs crystal-CSA distance
Study of R and S/N vs CSA crystal connection scheme
PCB final design (for 3-fold channles CSA)
Design and test of CSA-PCB to POGO pins matrix connection
Design of CSA-PCB connection for LARGE (Integration with TG1 activities).
Continue the TG3/TG9 integrating activities to test/debug the full

processing chain

| SAMI s.p.A.   | SPECIAL CABLE | TECHNICAL SI | ECIFICATION |
|---------------|---------------|--------------|-------------|
| CUSTOMER      |               |              |             |
| Customer Code | To be defined | SAMI Code    | Q0CA3DO9    |

#### 1. REFERENCE SPECIFICATION

MIL -C- 17/93C

#### 2. CABLE DESCRIPTION

#### 2.1 Conductor

| material:  | Silver covered, annealed coppor covered steel |
|------------|-----------------------------------------------|
| stranding: | 7 x 0.10 mm                                   |

#### 2.2 Insulation

material: MFA diameter: 0.86 ± 0.05 mm colour: natural (transparent)

#### 2.3 Shield

 type:
 braid

 material:
 silver covered copper

 strands diameter:
 0.10 mm

 carriers:
 16

 ends:
 3

 picks/inch:
 25 ± 10 %

#### 2.4 Overall jacket\*

 material:
 FEP

 thickness:
 0.18 mm min.

 diameter:
 1.90 mm max.

 colour:
 light brown

 identification:
 "RG 178 - MIL -C- 17" ink-jet printed on the jacket

#### 3. ACCEPTANCE TESTS

Visual and dimensional examination Diefectric test: 2000 V conductor/shield Jacket impulse dielectric test: 6500 V (100 %) Characteristics impedance: 50 ± 5 Ohm (Calculated by the capacitance measurement and the dielectric constant of the insulation material

#### 4. CHARACTERISTICS

- Temperature range: 55 / + 200°C
- Voltage rating: 600 V

